Chip back potential is the level which bulk silicon is maintained by on-chip connection, or it is the level to which the chip back must be connected when specifically stated below. If no potential is given the chip back should be isolated.

**PAD FUNCTION:**

1. **1A**
2. **1N. Y**
3. **2A**
4. **2N. Y**
5. **3A**
6. **3N. Y**
7. **GND**
8. **4N. Y**
9. **4A**
10. **5N. Y**
11. **5A**
12. **6N. Y**
13. **6A**
14. **VCC**

**.045”**

**2 1 14 13**

**12**

**11**

**10**

**6 7 8 9**

**3**

**4**

**5**

**MASK**

**REF**

**HCT04T**

**.055”**

**Top Material: Al**

**Backside Material: Si**

**Bond Pad Size: .004 x .004”**

**Backside Potential: VCC**

**Mask Ref: HCT04T**

**APPROVED BY: DK DIE SIZE .045” X .055” DATE: 7/17/23**

**MFG: TEXAS INSTRUMENTS THICKNESS .025” P/N: 74HCT04**

**DG 10.1.2**

#### Rev B, 7/1